<GitHub-m-labs>
[artiq] sbourdeauducq commented on issue #1167: > Beyond this (supposedly fixed) bug are there any general objections to using Intel, or is this indicative of the general state of their silicon?... https://github.com/m-labs/artiq/issues/1167#issuecomment-427536159
skywalk has joined #m-labs
skywalk has quit [Remote host closed the connection]
sunjon_La has joined #m-labs
sunjon_La has quit [Remote host closed the connection]
mumptai_ has joined #m-labs
mumptai has quit [Ping timeout: 240 seconds]
rohitksingh has quit [Ping timeout: 252 seconds]
Framedragger_ has joined #m-labs
Framedragger_ has quit [Remote host closed the connection]
bananaeq has joined #m-labs
bananaeq has quit [Remote host closed the connection]
rohitksingh has joined #m-labs
_whitelogger has joined #m-labs
rohitksingh has quit [Quit: Leaving.]
rohitksingh has joined #m-labs
rohitksingh has quit [Quit: Leaving.]
<GitHub-m-labs>
[artiq] hartytp commented on issue #1167: ASICS are fun. More than cost, my worry would be the difficulty in adding new features or fixing bugs, which would then require hardware modifications. https://github.com/m-labs/artiq/issues/1167#issuecomment-427555735
<GitHub-m-labs>
[artiq] gkasprow commented on issue #1167: That's true. But how ASIC would help here? The same logics can be implemented with ASIC and FPGA, Of course FPGA adds sth like 50% of performance penalty. https://github.com/m-labs/artiq/issues/1167#issuecomment-427570466
<GitHub-m-labs>
[artiq] sbourdeauducq commented on issue #1167: It's more like >90% performance penalty with this kind of thing. Especially with a large RAM that will have to be spread across the whole chip with huge routing delays. https://github.com/m-labs/artiq/issues/1167#issuecomment-427570546
<GitHub-m-labs>
[artiq] sbourdeauducq commented on issue #1167: It's more like >90% performance penalty with this kind of thing. Especially with a large RAM that will have to be spread across the whole chip with huge routing delays, and the requirement for a big FPGA. https://github.com/m-labs/artiq/issues/1167#issuecomment-427570546
<GitHub-m-labs>
[artiq] gkasprow commented on issue #1167: True, multi-stage pipelines add plenty of performance penalty in terms of memory access time. ASICs can mitigate it. The same applies to round-trip delay of JED204B https://github.com/m-labs/artiq/issues/1167#issuecomment-427570703
<GitHub-m-labs>
[artiq] hartytp opened pull request #1168: Zotino: increase delay after register read in init method to avoid un… (master...master) https://github.com/m-labs/artiq/pull/1168
<hartytp>
can't test on hw until monday, then will submit a pr
<hartytp>
I'd hoped to get a pr out on friday, but things took longer than I'd hoped
<hartytp>
rjo: I've aimed to keep that backwards compatible, which is why the ordering in the cfg register is a bit odd. I also haven't incremented the version check in the artiq code to avoid forcing all users to upgrade to the new cpld code
<hartytp>
anyway, if you have any comments on the code then I'm happy to change it
hartytp has quit [Quit: Page closed]
DanieleFp has joined #m-labs
DanieleFp has quit [Remote host closed the connection]
Guest98209 has joined #m-labs
Guest98209 has quit [Remote host closed the connection]