sb0 changed the topic of #m-labs to: ARTIQ, Migen, MiSoC, Mixxeo & other M-Labs projects :: fka #milkymist :: Logs http://irclog.whitequark.org/m-labs
<sb0> context: wiki page about the spi servo
sb0 has quit [Quit: Leaving]
rohitksingh_work has joined #m-labs
FabM has joined #m-labs
Gurty has quit [Ping timeout: 255 seconds]
Gurty has joined #m-labs
Gurty has joined #m-labs
Gurty has quit [Changing host]
sb0 has joined #m-labs
rohitksingh_wor1 has joined #m-labs
rohitksingh_work has quit [Ping timeout: 240 seconds]
Gurty has quit [Excess Flood]
Gurty has joined #m-labs
<GitHub199> [ionpak] sbourdeauducq pushed 3 new commits to master: https://github.com/m-labs/ionpak/compare/ef52ca7e2cc9...914dc7f6c8f2
<GitHub199> ionpak/master 914dc7f Sebastien Bourdeauducq: increase clock frequency, enable FPU correctly
<GitHub199> ionpak/master 52c123f Sebastien Bourdeauducq: raise threshold for switching to more sensitive IC range
<GitHub199> ionpak/master 5f19c2f Sebastien Bourdeauducq: clean up gauge parameters
sb0 has quit [Quit: Leaving]
sb0 has joined #m-labs
rohitksingh_wor1 has quit [Read error: Connection reset by peer]
rohitksingh has joined #m-labs
<key2> 0000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000
<sb0> key2, ?
<key2> sorry
key2 has quit [Quit: Page closed]
<larsc> political commentary about too many leading zeros?
<GitHub86> [artiq] jbqubit commented on issue #743: @jordens Do you have enough information to address this Issue? https://github.com/m-labs/artiq/issues/743#issuecomment-307828499
jbqubit has joined #m-labs
<GitHub176> [artiq] jordens commented on issue #743: Yes. https://github.com/m-labs/artiq/issues/743#issuecomment-307834308
kristianpaul has joined #m-labs
<GitHub70> [artiq] jbqubit commented on issue #745: I don't want a beat between the DDS phase and the TTL pulse rising edge. ... https://github.com/m-labs/artiq/issues/745#issuecomment-307854229
<GitHub109> [artiq] sbourdeauducq commented on issue #745: So it works as expected? Can we close this? https://github.com/m-labs/artiq/issues/745#issuecomment-307857656
<GitHub27> [artiq] dleibrandt commented on issue #672: Just checked 2.3, and I still see the problem. https://github.com/m-labs/artiq/issues/672#issuecomment-307864632
<GitHub190> [artiq] sbourdeauducq commented on issue #672: Can you test with master, and post a minimal way to reproduce the problem? https://github.com/m-labs/artiq/issues/672#issuecomment-307868517
rohitksingh has quit [Quit: Leaving.]
<GitHub128> [artiq] jordens pushed 6 new commits to master: https://github.com/m-labs/artiq/compare/566ff73dff6e...315338fca93f
<GitHub27> [artiq] jordens closed issue #743: sawg: clipping on phase jumps at large amplitudes https://github.com/m-labs/artiq/issues/743
<GitHub128> artiq/master 332bcc7 Robert Jordens: fir: check widths
<GitHub128> artiq/master 39a1dcb Robert Jordens: test/fir: look at overshoot behavior
<GitHub128> artiq/master 6ac9d0c Robert Jordens: fir/ParallelHBFUpsampler: add headroom (gain=2)...
<rjo> bb-m-labs: force build --props=package=artiq-kc705-phaser artiq-board
<bb-m-labs> build forced [ETA 13m46s]
<bb-m-labs> I'll give a shout when the build finishes
<bb-m-labs> build #1545 of artiq is complete: Failure [failed lit_test] Build details are at http://buildbot.m-labs.hk/builders/artiq/builds/1545 blamelist: Robert Jordens <rj@m-labs.hk>
<GitHub76> [artiq] jordens commented on issue #743: TL;DR: The FIR interpolator before the DUC overshoots. That is correct behavior.... https://github.com/m-labs/artiq/issues/743#issuecomment-307883024
<rjo> sb0: those lit tests also fail on my system.
<bb-m-labs> build #601 of artiq-board is complete: Failure [failed conda_build] Build details are at http://buildbot.m-labs.hk/builders/artiq-board/builds/601
<GitHub126> [artiq] jordens pushed 1 new commit to master: https://github.com/m-labs/artiq/commit/e229edd5d554e637f2871371b99f658ddb62c030
<GitHub126> artiq/master e229edd Robert Jordens: sawg: add register after hbf for timing
<rjo> bb-m-labs: force build --props=package=artiq-kc705-phaser artiq-board
<bb-m-labs> build forced [ETA 13m46s]
<bb-m-labs> I'll give a shout when the build finishes
<GitHub191> [artiq] jbqubit commented on issue #745: OK. https://github.com/m-labs/artiq/issues/745#issuecomment-307931076
<GitHub104> [artiq] jbqubit closed issue #745: sawg: RTIO timing error between SAWG and TTLOut https://github.com/m-labs/artiq/issues/745
<GitHub196> [artiq] jordens commented on issue #745: If you don't want the beat, then reset the phase or choose a frequency that has zero beat. https://github.com/m-labs/artiq/issues/745#issuecomment-307934598
<GitHub136> [artiq] jbqubit opened issue #748: SWAG: phase offset between channels https://github.com/m-labs/artiq/issues/748
<bb-m-labs> build #1546 of artiq is complete: Failure [failed python_unittest] Build details are at http://buildbot.m-labs.hk/builders/artiq/builds/1546 blamelist: Robert Jordens <rj@m-labs.hk>
<GitHub175> [artiq] jbqubit opened issue #749: sawg: asymmetric sinusoid duty cycle https://github.com/m-labs/artiq/issues/749
<GitHub37> [artiq] jordens commented on issue #748: You are clearing the accu on one channel but not on the other. https://github.com/m-labs/artiq/issues/748#issuecomment-307937697
<GitHub107> [artiq] jordens commented on issue #748: You are clearing the accu on one channel but not on the other. https://github.com/m-labs/artiq/issues/748#issuecomment-307937697
<GitHub96> [artiq] jordens commented on issue #749: Duty cycle? You are running the DUC at 200 MHz frequency with a 300 MHz data rate, i.e. 100 MHz output as expected. The initial cycle is the AA filter trying its best to help you band-limit your signal. https://github.com/m-labs/artiq/issues/749#issuecomment-307940824
<GitHub48> [artiq] jbqubit commented on issue #748: > You are clearing the accu on one channel but not on the other.... https://github.com/m-labs/artiq/issues/748#issuecomment-307944061
<bb-m-labs> build #602 of artiq-board is complete: Failure [failed conda_build] Build details are at http://buildbot.m-labs.hk/builders/artiq-board/builds/602
<GitHub38> [artiq] jbqubit commented on issue #749: By DUC I guess you mean digital up converter. ... https://github.com/m-labs/artiq/issues/749#issuecomment-307955945
<GitHub148> [artiq] jbqubit closed issue #749: sawg: asymmetric sinusoid duty cycle https://github.com/m-labs/artiq/issues/749
<GitHub193> [artiq] jbqubit commented on issue #749: The DAC_Filter_A filter in the Sinara repository is a single-pole Butterworth. Insertion loss is ... https://github.com/m-labs/artiq/issues/749#issuecomment-307958223
cedric has quit [Read error: Connection reset by peer]
cedric has joined #m-labs
cedric has joined #m-labs
cedric has quit [Changing host]
Ultrasauce has quit [Ping timeout: 260 seconds]